## 30.7 A Crystal-Less BLE Transmitter with -86dBm Frequency-Hopping Back-Channel WRX and Over-the-Air Clock Recovery from a GFSK-Modulated BLE Packet Abdullah Alghaihab<sup>1</sup>, Xing Chen<sup>1</sup>, Yao Shi<sup>1</sup>, Daniel S. Truesdell<sup>2</sup>, Benton H. Calhoun<sup>2</sup>, David D. Wentzloff<sup>1</sup> <sup>1</sup>University of Michigan, Ann Arbor, MI, <sup>2</sup>University of Virginia, Charlottesville, VA Wireless transceivers traditionally perform local-oscillator (LO) calibration using an external crystal oscillator (XTAL) that adds significant size and cost to a system. Removing the XTAL enables a true single-chip radio, but an alternate means for calibrating the LO is required. Integrated references like on-chip LC [1] or relaxation [2] oscillators are either high power or have PVT sensitivity too high for wireless standards. Multiple crystal-less radios address this challenge [3-6]. [3] replaces the XTAL with an FBAR resonator, which is still not fully integrated. [4-5] recover a reference clock from a received signal but take hundreds of milliseconds to lock and are thus highly susceptible to interference. [6] uses an open-loop LC oscillator to reduce power but has insufficient frequency accuracy for wireless standards. This paper presents a crystal-less transmitter with symmetric over-the-air clock recovery compliant with the BLE standard. The novelty of this work is 1) a frequency-hopping back-channel receiver to detect advertising events from a broadcaster while rejecting interference; 2) an architecture with two fast-locking PLLs and selective baseband filter to recover a reference clock from a received packet and then transmit a GFSK-modulated BLE packet on any channel, and 3) an ADPLL with averaging controller to recover a stable reference from a GFSKmodulated data-whitened signal. The crystal-less transmitter with clock recovery meets all BLE requirements for SIR, making this a robust solution for removing the XTAL even in densely populated networks. The fully integrated crystal-less transceiver is shown in Fig. 30.7.1, which receives and transmits BLE compliant messages. The receiver consists of two RX signal paths mixed down by LO<sub>1</sub>: 1) a back-channel (BC) direct-conversion path for detecting advertising (ADV) events, and 2) a clock-recovery path with an intermediate frequency of 8MHz producing the reference for PLL<sub>1</sub> and PLL<sub>2</sub>. The transmitter comprises a second PLL<sub>2</sub> with LO<sub>2</sub>, a GFSK modulator for open-loop modulation, and a digital PA. Both LOs are on-chip LC oscillators, are trimmed only once for process variation, and when in BC scanning mode operate openloop without any reference. This is sufficient for a divided LO2 to clock the digital baseband and for LO<sub>1</sub> to frequency hop between ADV channels in the energydetection BC path and detect an ADV event (a sequence of 3 packets on the ADV channels). Upon detecting the 3rd packet in an ADV event, PLL1 is enabled and locks LO<sub>1</sub> within 50µs to the 8MHz reference recovered from the packet by using a novel averaging controller immune to GFSK-modulated signals. Lock detect of $PLL_1$ then enables $PLL_2$ to lock $LO_2$ in less than 50 $\mu$ s to the 8MHz recovered reference with the LO<sub>2</sub> RF centered on any of the 40 BLE channels. The 8MHz reference is only present while the 3rd packet is being received, therefore both PLLs must lock before it ends. Finally, after the 3rd packet ends, the chip switches from RX to TX mode, and $\mathrm{LO}_2$ is used in open-loop to transmit a GFSK-modulated BLE-compliant packet in the desired channel. Figure 30.7.2 shows the state diagram and waveforms for the transient operation of the transceiver detecting an ADV event, recovering the 8MHz reference, and then transmitting a packet. The process begins with the RX back-channel path enabled, scanning the 3 BLE ADV channels for a predefined advertising channel hopping sequence and packet length as in [7]. These channels are CH37, CH38, and CH39 at 2402, 2426, and 2480MHz, respectively. LO<sub>1</sub> hops between channels every 50µs to oversample and detect the energy of ADV packets. Since the BC RX is only scanning for energy in the ADV channels, the LO frequency accuracy is relaxed, and the ADV event can be detected with LO<sub>1</sub> hopping open-loop. In addition, using direct conversion simplifies the baseband filtering and gain and reduces this path's power consumption. Once the BC demodulator detects the intended ADV event by correlating the digitized signal with programmable templates, the receiver switches to the 2<sup>nd</sup> RX path to recover a clock reference from the last incoming packet. This ensures that neither of the two PLLs are enabled until a valid ADV event is detected, eliminating false wakeups and erroneous transmissions. In the clock recovery path, the BLE packet is downconverted to an IF of 8MHz and filtered by a 6th-order BPF with a bandwidth of 2MHz, removing interferers on adjacent channels. This filter is trimmed only once for process variation. A glitch filter removes short pulses that might exist, e.g. from noise. This signal then becomes the reference for the 2 PLLs, only present while receiving the packet. An 8MHz reference is sufficient for a combined PLL lock time less than one ADV packet, meaning the TX LO is ready before the end of the ADV event. 8MHz also relaxes the required BPF center frequency and quality factor. Using two LOs allows for receiving and transmitting on different BLE channels and for optimizing each PLL controller. Figure 30.7.3 shows a simplified block diagram for both PLLs for reference recovery from the BLE packet and TX transmission. It is a type-I ADPLL with an embedded averaging processing unit (APU) to calibrate the digital control word (DCW) while the PLL is locked. The APU is required because the 8MHz reference is a data-whitened, GFSK-modulated BLE packet, and the FM needs to be removed. The frequency accuracy increases with increasing averaging time, and with enough PLL cycles, the influence from GFSK modulation is minimized. The PLLs in the RX/TX paths are controlled by different frequency control words (FCW) and work at separate frequencies. This reduces mutual coupling between the 2 LOs and enables the TX to transmit in any channel. The LC oscillator (Fig. 30.7.3) uses both NMOS and PMOS cross-coupled pairs for negative resistance and a digitally tuned resistor tail, which helps keep the transistors out of triode and improves phase noise. The 6th-order active RC BPF is synthesized by cascading three 2<sup>nd</sup>-order biquads (Fig. 30.7.3). Each biquad stage is fully differential using the Tow-Thomas topology for its lower sensitivity to parastics. In TX mode, a switched-capacitor digital PA [8] improves efficiency at low power The transceiver was fabricated in a 40nm CMOS process. The measured sensitivity is -86dBm at a BER of 10<sup>-3</sup> (Fig. 30.7.4). The SIR when receiving back-channel messages (Fig. 30.7.4) was measured to be -18dB, -51dB, and <-60dB for the 1st, 5th, and 10th adjacent channels, respectively, meeting the BLE specifications for blocker rejection. The SIR when recovering a reference clock is -20dB and <-60dB for the 1st and 2nd adjacent channels, respectively. The NF of the clock recovery path is less than 12dB. This is critical to minimize RMS jitter in the recovered clock, which is measured at 6.5ps and is comparable to crystal oscillators operating at similar frequencies. The GFSK TX output spectrum is shown in Fig. 30.7.5 along with the BLE spectral mask. The measured eye diagram of the TX output packet is shown in Fig. 30.7.5, where the clock driving the GFSK modulator is divided down from open-loop RX LO<sub>1</sub>. The free-running LC oscillator archives -117dBc/Hz phase noise at 1MHz offset. The overall power breakdown of the TRX shows that the RF LOs and buffers consume the highest power percentage (37%) of the total active power of 2.7mW. Figure 30.7.6 shows a comparison between this work and state-of-the-art. This paper reports a new symmetric crystal-less transceiver, where both the received and transmitted messages are compliant with the same communication standard (BLE). This work has the fastest reported frequency calibration time of all crystalless radios in the comparison table. It outperforms previous designs in interference rejection through high-Q filtering and by enabling PLLs only after detecting a valid ADV event when a BLE packet is known to be present. Figure 30.7.7 shows the die micrograph of the chip, which has an area of 1.33mm<sup>2</sup>. ## Acknowledgements: This word was supported by NSF under award number 1160483 and 1507192. ## References: [1] M. S. McCorquodale et al., "A Monolithic and Self-Referenced RF LC Clock Generator Compliant With USB 2.0," IEEE JSSC, vol. 42, no. 2, pp. 385-399, Feb. [2] N. Liu et al., "A 2.5 ppm/°C 1.05-MHz Relaxation Oscillator With Dynamic Frequency-Error Compensation and Fast Start-Up Time," IEEE JSSC, vol. 54, no. 7, pp. 1952-1959, July 2019. [3] B. Wiser et al., "A 1.53 mm3 Crystal-Less Standards-Compliant Bluetooth Low Energy Module for Volume Constrained Wireless Sensors," IEEE Symp. VLSI Circuits, pp. C84-C85, 2019. [4] W. Chen et al., "A 2.4 GHz Reference-Less Receiver for 1 Mbps QPSK Demodulation," *IEEE TCAS I*, vol. 59, no. 3, pp. 505-514, March 2012. [5] F. Maksimovic et al., "A Crystal-Free Single-Chip Micro Mote with Integrated 802.15.4 Compatible Transceiver, sub-mW BLE Compatible Beacon Transmitter, and Cortex MO," IEEE Symp. VLSI Circuits, pp. C88-C89, 2019. [6] L. Chuo et al., "A 915MHz Asymmetric Radio Using Q-Enhanced Amplifier for a Fully Integrated 3×3×3mm3 Wireless Sensor Node with 20m Non-Line-of-Sight Communication," ISSCC, pp. 132-133, Feb. 2017. [7] A. Alghaihab et al., "Enhanced Interference Rejection Bluetooth Low-Energy Back-Channel Receiver With LO Frequency Hopping," IEEE JSSC, vol. 54, no. 7, pp. 2019-2027, July 2019. [8] X. Chen et al., "Analysis and Design of an Ultra-Low-Power Bluetooth Low-Energy Transmitter With Ring Oscillator-Based ADPLL and 4 X Frequency Edge Combiner," IEEE JSSC, vol. 54, no. 5, pp. 1339-1350, May 2019. Figure 30.7.1: Block diagram of the crystal-less transceiver. Figure 30.7.2: TRX operation state diagram. Measured waveforms of the TX/RX LO frequencies calibrations and sending of one BLE advertising packet afterwards. Figure 30.7.3: PLL block diagram. LC oscillator and BPF circuits (bias and CMFB are not shown). Figure 30.7.4: Measurement results: receiver BER vs. signal Power, signal-to interference ratio vs. interference offset frequency, RF front-end + NF gain and NF, received 8 MHz clock jitter. | BLE Spectral | 300 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mask Mask | E 200 | | -80 | 001 ion | | -00 M M M M M M M M M M M M M M M M M M | Frequency Defendancy D | | A THE STREET | -300 | | 2,2006; (6 Y 10 C) 1/6 (7: 2,4020000GHz) (5 ppr: 10,0000Hz) (6 Y 10 C) 1,0000Hz (7: 2,4020000GHz) (7: 2,4020000GHz) (80 Y 10,0000Hz) 10,0000H | -1 -0.5 0 0.5 1<br>Time (μs) | | Center Freq 2.402013811 GHz | PA<br>4% LNA<br>14% | | # # # # # # # # # # # # # # # # # # # | Digital<br>18% | | -117.31 dBc/Hz @ 1 MHz | BFF<br>15% DCOs (2) + | | The state of s | BC Analog<br>Baseband<br>12% | | 150 150 150 150 150 150 150 150 150 150 | TRX Total Active Power Consumption = 2.7 mW | Figure 30.7.5: Measurement results: TX output spectrum, eye diagram, phase noise, transceiver power breakdown. | | | This Work | | VII 61 2010 [6] | VII CI 2010 [21 | TC46 I 2012 [4] | |---------------------------------------------------|----------|-----------------------------|-----------|-------------------------|-----------------|-----------------| | | | TX | RX | VLSI 2019 [5] | VLSI 2019 [3] | TCAS-I 2012 [4 | | Active Power<br>[mW] | Analog | 0.6 | 1.6 | 1.877 | 3.9 | 20.4 | | | Digital | 0.5 | | 1.8// | 3.9 | 20.4 | | RF Frequency | [MHz] | 2402-2480 | 2402-2480 | 2400 | 2400 | 2400 | | Voltage Supply<br>[V] | | 0.9/1 | | 1.5 | 1.3-1.6 | 1.8 | | Sensitivity<br>[dBm] | | N/A | -86 | -83.5 | N/A | -65 | | Modulation | | GFSK | BC-FSK | GFSK(TX)/<br>OQPSK(RX) | GFSK | QPSK | | Die Area<br>[mm²] | | 1.33 | | 3.06 | N/A | 2.7 | | BLE Compatible<br>Frequency Hopping | | YES | | No | No | No | | Adjacent Channel SIR<br>(dB) @ 2/3MHz | | N/A | -18/-24 | N/A | N/A | N/A | | Channel Selectivity | | N/A | Yes | Yes | N/A | No | | Technology<br>[nm] | | 40 | | 65 | 65 | 180 | | Frequency Calibration Received BLE Packet Method | | Received 802.15.4<br>Packet | FBAR | Received QPSI<br>Signal | | | | Frequency Lock<br>[µs] | ing Time | e <100 | | N/A | N/A | 800000 | | Comm. Standard | (TX/RX) | BLE/ BC-BLE | | BLE/ 802.15.4 | BLE/ N/A | No/ N/A | | Fully Integrated Yes | | es | Yes | No | No | | Figure 30.7.6: Comparison with state-of-the-art crystal-less radios. ## **ISSCC 2020 PAPER CONTINUATIONS** Figure 30.7.7: Die micrograph. Figure 30.7.S1: LC LO running open-loop measured drift in 1 minute is less than $\pm$ 7 ppm ( $\pm$ 17.5 KHz) which is much less than the BLE requirement of $\pm$ 50 kHz in 300 $\mu s$ . Figure 30.7.S2: Baseband Circuits (Bias is not shown).